FPGA Co-processor for the ALICE High Level Trigger

Physics – Instrumentation and Detectors

Scientific paper

Rate now

  [ 0.00 ] – not rated yet Voters 0   Comments 0

Details

Talk from the 2003 Computing in High Energy and Nuclear Physics (CHEP03), La Jolla, Ca, USA, March 2003, 5 pages, LaTeX, 8 eps

Scientific paper

The High Level Trigger (HLT) of the ALICE experiment requires massive parallel computing. One of the main tasks of the HLT system is two-dimensional cluster finding on raw data of the Time Projection Chamber (TPC), which is the main data source of ALICE. To reduce the number of computing nodes needed in the HLT farm, FPGAs, which are an intrinsic part of the system, will be utilized for this task. VHDL code implementing the Fast Cluster Finder algorithm, has been written, a testbed for functional verification of the code has been developed, and the code has been synthesized

No associations

LandOfFree

Say what you really think

Search LandOfFree.com for scientists and scientific papers. Rate them and share your experience with other people.

Rating

FPGA Co-processor for the ALICE High Level Trigger does not yet have a rating. At this time, there are no reviews or comments for this scientific paper.

If you have personal experience with FPGA Co-processor for the ALICE High Level Trigger, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and FPGA Co-processor for the ALICE High Level Trigger will most certainly appreciate the feedback.

Rate now

     

Profile ID: LFWR-SCP-O-485001

  Search
All data on this website is collected from public sources. Our data reflects the most accurate information available at the time of publication.