DPA on quasi delay insensitive asynchronous circuits: formalization and improvement

Computer Science – Hardware Architecture

Scientific paper

Rate now

  [ 0.00 ] – not rated yet Voters 0   Comments 0

Details

Submitted on behalf of EDAA (http://www.edaa.com/)

Scientific paper

10.1109/DATE.2005.124

The purpose of this paper is to formally specify a flow devoted to the design of Differential Power Analysis (DPA) resistant QDI asynchronous circuits. The paper first proposes a formal modeling of the electrical signature of QDI asynchronous circuits. The DPA is then applied to the formal model in order to identify the source of leakage of this type of circuits. Finally, a complete design flow is specified to minimize the information leakage. The relevancy and efficiency of the approach is demonstrated using the design of an AES crypto-processor.

No associations

LandOfFree

Say what you really think

Search LandOfFree.com for scientists and scientific papers. Rate them and share your experience with other people.

Rating

DPA on quasi delay insensitive asynchronous circuits: formalization and improvement does not yet have a rating. At this time, there are no reviews or comments for this scientific paper.

If you have personal experience with DPA on quasi delay insensitive asynchronous circuits: formalization and improvement, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and DPA on quasi delay insensitive asynchronous circuits: formalization and improvement will most certainly appreciate the feedback.

Rate now

     

Profile ID: LFWR-SCP-O-460758

  Search
All data on this website is collected from public sources. Our data reflects the most accurate information available at the time of publication.