Implementation of mean-timing and subsequent logic functions on an FPGA

Physics – Instrumentation and Detectors

Scientific paper

Rate now

  [ 0.00 ] – not rated yet Voters 0   Comments 0

Details

15 pages, 11 figures

Scientific paper

10.1016/j.nima.2011.12.104

This article describes the implementation of a mean-timer and coincidence
logic on a Virtex-5 FPGA for trigger purposes in a particle physics experiment.
The novel feature is that the mean-timing and the coincidence logic are not
synchronized with a clock which allows for a higher resolution of approximately
400 ps, not limited by a clock frequency.

No associations

LandOfFree

Say what you really think

Search LandOfFree.com for scientists and scientific papers. Rate them and share your experience with other people.

Rating

Implementation of mean-timing and subsequent logic functions on an FPGA does not yet have a rating. At this time, there are no reviews or comments for this scientific paper.

If you have personal experience with Implementation of mean-timing and subsequent logic functions on an FPGA, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Implementation of mean-timing and subsequent logic functions on an FPGA will most certainly appreciate the feedback.

Rate now

     

Profile ID: LFWR-SCP-O-262499

  Search
All data on this website is collected from public sources. Our data reflects the most accurate information available at the time of publication.