Pushing KrF photolithography limit for 3D integrated circuit

Physics

Scientific paper

Rate now

  [ 0.00 ] – not rated yet Voters 0   Comments 0

Details

Scientific paper

In this paper, a study of shrinking a 3-D memory circuit beyond 0.26mm pitch by currently available KrF photolithography tool is described. Line/space patterns and post structures are included in this study due to the architecture of 3-D memory. Resolution capability of various OAI techniques such as annular, QUASAR, and dipole illumination are analyzed by simulation and wafer printing images. Both attenuated and alternating type phase shifting masks are used to test the resolution limit of various memory structures. A new method of making "alternating-type" phase shifting mask for post pattern is presented in this study. This new phase shifting mask provides a great improvement for resolving small post structures, which have limited process window due to 2-D optical interference effect. This study presents an application of KrF RET to 3-D memory circuit by smart circuit design.

No associations

LandOfFree

Say what you really think

Search LandOfFree.com for scientists and scientific papers. Rate them and share your experience with other people.

Rating

Pushing KrF photolithography limit for 3D integrated circuit does not yet have a rating. At this time, there are no reviews or comments for this scientific paper.

If you have personal experience with Pushing KrF photolithography limit for 3D integrated circuit, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Pushing KrF photolithography limit for 3D integrated circuit will most certainly appreciate the feedback.

Rate now

     

Profile ID: LFWR-SCP-O-1553211

  Search
All data on this website is collected from public sources. Our data reflects the most accurate information available at the time of publication.