Computer Science – Hardware Architecture
Scientific paper
2007-10-25
Dans Design, Automation and Test in Europe - DATE'05, Munich : Allemagne (2005)
Computer Science
Hardware Architecture
Submitted on behalf of EDAA (http://www.edaa.com/)
Scientific paper
Research studies have demonstrated the feasibility and advantages of Network-on-Chip (NoC) over traditional bus-based architectures but have not focused on compatibility communication standards. This paper describes a number of issues faced when designing a VC-neutral NoC, i.e. compatible with standards such as AHB 2.0, AXI, VCI, OCP, and various other proprietary protocols, and how a layered approach to communication helps solve these issues.
No associations
LandOfFree
Design of a Virtual Component Neutral Network-on-Chip Transaction Layer does not yet have a rating. At this time, there are no reviews or comments for this scientific paper.
If you have personal experience with Design of a Virtual Component Neutral Network-on-Chip Transaction Layer, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Design of a Virtual Component Neutral Network-on-Chip Transaction Layer will most certainly appreciate the feedback.
Profile ID: LFWR-SCP-O-432362