An FPGA-based Torus Communication Network

Physics – High Energy Physics – High Energy Physics - Lattice

Scientific paper

Rate now

  [ 0.00 ] – not rated yet Voters 0   Comments 0

Details

7 pages, 3 figures, proceedings of the XXVIII International Symposium on Lattice Field Theory, Lattice2010, June 14-19, 2010,

Scientific paper

We describe the design and FPGA implementation of a 3D torus network (TNW) to provide nearest-neighbor communications between commodity multi-core processors. The aim of this project is to build up tightly interconnected and scalable parallel systems for scientific computing. The design includes the VHDL code to implement on latest FPGA devices a network processor, which can be accessed by the CPU through a PCIe interface and which controls the external PHYs of the physical links. Moreover, a Linux driver and a library implementing custom communication APIs are provided. The TNW has been successfully integrated in two recent parallel machine projects, QPACE and AuroraScience. We describe some details of the porting of the TNW for the AuroraScience system and report performance results.

No associations

LandOfFree

Say what you really think

Search LandOfFree.com for scientists and scientific papers. Rate them and share your experience with other people.

Rating

An FPGA-based Torus Communication Network does not yet have a rating. At this time, there are no reviews or comments for this scientific paper.

If you have personal experience with An FPGA-based Torus Communication Network, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and An FPGA-based Torus Communication Network will most certainly appreciate the feedback.

Rate now

     

Profile ID: LFWR-SCP-O-632453

  Search
All data on this website is collected from public sources. Our data reflects the most accurate information available at the time of publication.