Synchronization Processor Synthesis for Latency Insensitive Systems

Computer Science – Hardware Architecture

Scientific paper

Rate now

  [ 0.00 ] – not rated yet Voters 0   Comments 0

Details

Submitted on behalf of EDAA (http://www.edaa.com/)

Scientific paper

In this paper we present our contribution in terms of synchronization processor for a SoC design methodology based on the theory of the latency insensitive systems (LIS) of Carloni et al. Our contribution consists in IP encapsulation into a new wrapper model which speed and area are optimized and synthetizability guarantied. The main benefit of our approach is to preserve the local IP performances when encapsulating them and reduce SoC silicon area.

No associations

LandOfFree

Say what you really think

Search LandOfFree.com for scientists and scientific papers. Rate them and share your experience with other people.

Rating

Synchronization Processor Synthesis for Latency Insensitive Systems does not yet have a rating. At this time, there are no reviews or comments for this scientific paper.

If you have personal experience with Synchronization Processor Synthesis for Latency Insensitive Systems, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Synchronization Processor Synthesis for Latency Insensitive Systems will most certainly appreciate the feedback.

Rate now

     

Profile ID: LFWR-SCP-O-431673

  Search
All data on this website is collected from public sources. Our data reflects the most accurate information available at the time of publication.