Accelerating Algorithms using a Dataflow Graph in a Reconfigurable System

Computer Science – Hardware Architecture

Scientific paper

Rate now

  [ 0.00 ] – not rated yet Voters 0   Comments 0

Details

13 pages, 8 figures, 1 listing, 1 algorithm, 1 Table

Scientific paper

In this paper, the acceleration of algorithms using a design of a field programmable gate array (FPGA) as a prototype of a static dataflow architecture is discussed. The static dataflow architecture using operators interconnected by parallel buses was implemented. Accelerating algorithms using a dataflow graph in a reconfigurable system shows the potential for high computation rates. The results of benchmarks implemented using the static dataflow architecture are reported at the end of this paper.

No associations

LandOfFree

Say what you really think

Search LandOfFree.com for scientists and scientific papers. Rate them and share your experience with other people.

Rating

Accelerating Algorithms using a Dataflow Graph in a Reconfigurable System does not yet have a rating. At this time, there are no reviews or comments for this scientific paper.

If you have personal experience with Accelerating Algorithms using a Dataflow Graph in a Reconfigurable System, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Accelerating Algorithms using a Dataflow Graph in a Reconfigurable System will most certainly appreciate the feedback.

Rate now

     

Profile ID: LFWR-SCP-O-317789

  Search
All data on this website is collected from public sources. Our data reflects the most accurate information available at the time of publication.