High Speed and Area Efficient 2D DWT Processor based Image Compression" Signal & Image Processing

Computer Science – Graphics

Scientific paper

Rate now

  [ 0.00 ] – not rated yet Voters 0   Comments 0

Details

10 Pages, 9 figures

Scientific paper

This paper presents a high speed and area efficient DWT processor based design for Image Compression applications. In this proposed design, pipelined partially serial architecture has been used to enhance the speed along with optimal utilization and resources available on target FPGA. The proposed model has been designed and simulated using Simulink and System Generator blocks, synthesized with Xilinx Synthesis tool (XST) and implemented on Spartan 2 and 3 based XC2S100-5tq144 and XC3S500E-4fg320 target device. The results show that proposed design can operate at maximum frequency 231 MHz in case of Spartan 3 by consuming power of 117mW at 28 degree/c junction temperature. The result comparison has shown an improvement of 15% in speed.

No associations

LandOfFree

Say what you really think

Search LandOfFree.com for scientists and scientific papers. Rate them and share your experience with other people.

Rating

High Speed and Area Efficient 2D DWT Processor based Image Compression" Signal & Image Processing does not yet have a rating. At this time, there are no reviews or comments for this scientific paper.

If you have personal experience with High Speed and Area Efficient 2D DWT Processor based Image Compression" Signal & Image Processing, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and High Speed and Area Efficient 2D DWT Processor based Image Compression" Signal & Image Processing will most certainly appreciate the feedback.

Rate now

     

Profile ID: LFWR-SCP-O-296220

  Search
All data on this website is collected from public sources. Our data reflects the most accurate information available at the time of publication.