Controlling PCI network card by single-chip processor and CPLD

Mathematics – Logic

Scientific paper

Rate now

  [ 0.00 ] – not rated yet Voters 0   Comments 0

Details

Single-Chip Processor, Cpld, Pci Bus, Ethernet

Scientific paper

The PCI local bus protocol and the PCI interface principle are introduced briefly. A design for controlling the PCI network card by single-chip processor and CPLD (complex programmable logical device) to realize Ethernet communication are presented, and the emphasis is on explaining how to design PCI interface between single chip processor and PCI network card using CPLD chip.

No associations

LandOfFree

Say what you really think

Search LandOfFree.com for scientists and scientific papers. Rate them and share your experience with other people.

Rating

Controlling PCI network card by single-chip processor and CPLD does not yet have a rating. At this time, there are no reviews or comments for this scientific paper.

If you have personal experience with Controlling PCI network card by single-chip processor and CPLD, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Controlling PCI network card by single-chip processor and CPLD will most certainly appreciate the feedback.

Rate now

     

Profile ID: LFWR-SCP-O-1612375

  Search
All data on this website is collected from public sources. Our data reflects the most accurate information available at the time of publication.